| SL | Title                              | Page<br>No |
|----|------------------------------------|------------|
| 1  | Synchronous Duta Transfer          | 1-5        |
| 2  | Memory operation                   | 6-8        |
| 3  | Analog To Digital Conversion       | 9-10       |
| 4  | Arcithmetic Circuit Control Design | u-14       |
| 5  | Artitumetic Grenit Control Design  | 15-18      |

# Name of the experiment:

Synchronous Data Transfer.

### Objective:

- · To design and implemented a digital cincuit to transfer data serially.
- At the sender end the parallel data is convented to serial data to transfer the data to a receiver using a signale data line.
- At the receiver end the serial data will be reconstructed to its parallel form.
- · Both sender and receiver circuits should be Synchronized using a single clock.

- · 4-bit Binary Counter, IC-7415161
- · 8-input Multiplexer, IC-74LS151
- · 8-bit Serial-In-Parallel-Out Shift Register, IC-7415164
- · Octal D-type latch, IC-7415373
- · Hex Inverter, IC-741504
- · Digital IC Trainer
- · Wines.

# Detail design methodology:

First we took a 4-bit Binary Counter, 7415161 and a 8-input Multiplexer, 7415151. Then, We connected the inputs of the counter as the select line of the multiplexer, and took the inputs of the multiplexer from the switch. Besides, we have connected the clock to TTL.

Osecondly, we haven taken a shift negister and an inverter. We have invented the Qg input of the Counter and connected it to the master negister (MR). Then we connected the output of the multiplexer, and the clock of the counter as input of the shift-negister, and also attached the master negister as the input of the shift Register. As a red nesult, the data will continue to run indefinitely.

Finally, we took a D-type lateh, 74LS373. Then, we have connected the output that came out of the Shift Register as the input of the lateh, and Besides, we have connected the output of the lateh to the LED. That's how our synchronous data transfer working Procedure ended.

#### Pin Diagram:



Fig: 4-bit Counter, 7415161

Fig: 8-input Multiplexen, 7415151



Fig: SIPO -> Shift Register, 7415164



Fig: D-type latch, 7418373

# Cincuit Diagramo,



In our circuit, whenever we give any data as Ranallel input, we get the data correctly as parallel Output.

Joes parallel to the counter and from there the same data goes to the multiplexer. Then, the parallel data from the multiplexer is converted into serial data and entered in the shift register. This is because the master resister (MR) of the counter and the clock have been inverted and entered the shift register. The data from the shift register is reconverted and entered in to the D-type lateh as Parallel data, finally, the data is extracted from the D-type lateh as parallel output.

Since our data is outputting correctly, swe can say that our circuit is correct.

Precautions:

The circuit should be connected carefully on the broadboard accurately.

The ICs need to be properly positioned and pinned to the pin diagram.

· Power supply should not be provided before the end of Circuit implementation.

John Ja

# Name of the Experiment:

To design and implement a memory subsystem to stone data in the display the stoned data into IED.

### Apparatuso

- · 4-bit Binary Counter, IC-74L5161
- · Static RAM, 6116
- · Hex Inventer, IC-741504
- · Digital 10 Trainer

## Cincuit Diagramo

Data write





From this experiment we can say that the LEDs are, showing the same result that we stoned in RAM's write mode by the following data into cornesponding memory address using synchronized counter given below:

| Address | Data |
|---------|------|
| 60      | Fo   |
| 61      | ET   |
| 62      | D2   |
| :       | :    |
|         |      |
|         |      |
| 6F      | OF   |

At the time of write operation, we wan the 'write' mode circuit with a full counter cycle just to ensure that the data was properly wrote. At the time of checking 'read' mode we discormected all the connection of RAM came from the the counter the RAM could not get any input. Finally the output was obtained exectly same as we desired.

#### Precautions:

- · The circuit should be connected carefully on the breadboard.
- The ICs need to be properly positioned and pinned to the diagram.
- · Powers supply should not be provided before the end of the cineuit implementation.
- · As RAM is a volatile memory, the power supply should be on during the read/write operation.

## Name of the Experiment:

To design and implement a cincuit to convent analog signal (Potential difference) into digital data by using an Analog to Digital Conventer then store the docta in a such lateh and display the convented digital docta resing IED.

- · 8-bit up compatible A/D converter ADC0809
- · Octal D-type letch, IC-7415373
- · Digital Ic Trainer.



From the experiment, we have observed that the analog signal was converted to digital data. The output LED's were showing larger binary number when we were changing the rollage using rariable register, when we potated the negister variable from left to right we got the lowest value 0000 0000 and from night to left a maximum value 1111 1111. The experiment divided (0~5) v into 28= 256 seperate levels, and changing 0.01953 v, each time the binary sequence was increased by 1. Through it was not possible to change exactly 0.01935 volt. In each single pulse, the EOC (End of conversion) was sending the end of conversion signal which also ramfied the cincuit was working perfectly. Therefore, the experiment had no erpor and successful.

Precautions:

The circuit should be connected correfully on the bread-

. The Ics need to be properly positioned and pinned to the pin diagram.

· Power supply should not be provided before the end of the circuit implementation.

# Name of the Exprément:

To design and implement arithmetic circuits with selections variable so & &1 and operand A (4-bit), B (4-bit) & Cin that generates the following operations:

| So | $S_1$ | Cin = 0  | Cin = 1   |
|----|-------|----------|-----------|
| Ò  | 0     | F= A+B   | F= A+B+1  |
| 0  | 1     | P= A     | F= A+1    |
| 1  | 0     | F= B'    | F=B/+1    |
| 1  | 1     | F = A+B' | F= A+18+1 |

- · 4-bit Binapy Full Adders, IC-7415283
- · Quad 2-input AND gate, IC-741508
- · Quad 2-input OR gate, 1e-741532
- · Hex inverter, IC -74804
- · avaid 2-input Exclusive OR gate, IC-7415-86
- · Digital IC Trainer

## Touth Table:

|    | Input |    |    | out | Eput |
|----|-------|----|----|-----|------|
| 50 | 51    | AL | BL | ×   | Yi   |
| 0  | O     | 0  | 0  | 0   | 0    |
| 0  | 0     | 0  | 1  | 0   | 2    |
| 0  | 0     | 1  | 0  | 1   | 0    |
| 0  | 0     | 2  | 1  | 1   | 1    |
| 0  | 1     | 0  | 0  | 0   | O    |
| 0  | 7     | 0  | 7  | 0   | 0    |
| 0  | 1     | 1  | 0  | 7   | 0    |
| 0  | 7     | 1  | 7  | 1   | 0    |
| 2  | 0     | 0  | 0  | 0   | 2    |
| 1  | 0     | 0  | 1  | 0   | 0    |
| 1  | 0     | 1  | 0  | 0   | 1    |
| 1  | 0     | 1  | 1  | 0   | 0    |
| 1  | 1     | 0  | 0  | 0   | 1    |
| 1  | 7     | 0  | 1  | 0   | 0    |
| 1  | 7     | 7  | 0  | 7   | 1    |
| 1  | 7     | 7  | 1  | 1   | 0    |

#### K-Map:

Xi :

| , , . | 5051 | 5651 | 50 51 | 5051 |
|-------|------|------|-------|------|
| AiBi  | 0    | 0    | 0     | 0    |
| AiBi  | 0    | 0    | 0     | 0    |
| ALBI  | 1    | 12   | 2     | 0    |
| ALBi' | 7    | 1    | 1)    | 0    |

$$X_{l} = A_{l}S_{0}' + A_{l}S_{1}$$

$$= (S_{0}' + S_{1}) A_{l}$$

| y    | 1 15   | 5.51 | 50'51 | 6051 | 5051 |
|------|--------|------|-------|------|------|
| Yi : | Ai Bi  | 0.   | 0     | 0    | 1    |
|      | Ai' BL | 1    | 1     | 0    | 0    |
|      | AiBi   | 2    | 1     | 0    | 0    |
|      | Aibí   | 0    | 0     | 0    | 1    |

# Circuit Diagram:



The output of the cincuit matches the truth table accurately. Thus the truth table has been verified. But for the weak connection between the wines, sometimes 1/2 of the input did not match. After holding them a little, everything was fine.

### Precaution:

- · The circuit should be connected carefully on the breadboard.
- The ICs need to be properly positioned and pinned to the pin diagram.
- · Power supply should not be provided before the end of the cincuit implementation.

# Name of the Experiment:

To design and implement arithmetic cincuits with selection variable so & SI and operand A(4-bits), B(4-bits) & Cinthat generates the following operations:

| So | SI | Gin =0   | Gin = 1   |
|----|----|----------|-----------|
| 0  | 0  | F=A      | F=A++     |
| 0  | 7  | P= A-B-1 | F = A-B   |
| 2  | 0  | F-B-A-1  | F=B-A     |
| 7  | 1  | F=A+B    | F= A+13+1 |

- · 4-bit Binary Full Adden, IC-7425883
- · Quad 2-input AND gate, IC-741508
- · Quad 2-input OR-gade, IC-741532
- · Hex inventer, IC-741504
- · Quad 2-input Exclusive-or gate, IC-741586
- · Digital Ic Trainer.

# Truth Table:

|    | Input |    |    | Out | put |
|----|-------|----|----|-----|-----|
| So | 51    | AL | Bi | Χί  | Yi  |
| 0  | 0     | 0  | 0  | 0   | 0   |
| 0  | 0     | 0  | 1  | 0   | 0   |
| 0  | 0     | 1  | 0  | 1   | 0   |
| 0  | 0     | 1  | 1  | 1   | 0   |
| 0  | 1     | O  | 0  | 0   | 1   |
| 0  | 7     | 0  | 1  | 0   | 0   |
| 0  | 7     | 7  | 0  | 1   | 1   |
| 0  | 1     | 1  | 1  | 1   | 0   |
| 0  | 0     | 0  | 0  | 1   | 0   |
| 1  | 0     | 0  | 1  | 1   | 2   |
| 1  | 0     | 7  | 0  | 0   | 0   |
| 1  | 0     | 1  | 1  | 0   | 1   |
| 1  | 1     | 0  | 0  | 0   | 0   |
| 1  | 1     | 0  | 1  | 0   | 1   |
| 1  | 1     | 1  | 0  | 1   | 0   |
| 1  | 1     | 1  | 1  | 1   | 1   |

k-map:

Xi:

|       | 5061 | 5651 | 5051 | 50 Si |
|-------|------|------|------|-------|
| Ai Bi | 0    | 0    | 0    | 1     |
| Ai Bi | 0    | 0    | 0    | 1     |
| AiBi  | 1    | 1    | 1    | 0     |
| ALBI  | 1    | 1    | 1    | 0     |

Xi = 506 Ai

|      |       | 50 51 | 56'51 | 5.51 | SoSi |
|------|-------|-------|-------|------|------|
| Yi o | Ai'Bi | 0     | 1     | 0    | 0    |
|      | Ai'Bi | 0     | 0     | 1    | 1    |
|      | AiBi  | 0     | 0     | 1    | 2    |
|      | ALBÍ  | 0     | 1     | 0    | 0    |

# Cincuit Diagnam:





The output of the circuit matches the truth table accurately. Thus the truth table has been verified. But for the weak connection between the wires. Sometimes. 112 of the input did not match. After holding them a little, everything was fine.

#### Precaution:

- . The circuit should be connected correfully on the broad-board.
- The Ic's need to be properly positioned and pinned to the pin diagram.
- · Power supply should not be provided before the end of the cincuit implementation.